搜索
bottom↓
回复: 6

Hotfix_SPB16.60.038

[复制链接]

出0入0汤圆

发表于 2014-11-3 11:55:11 | 显示全部楼层 |阅读模式
http://pan.baidu.com/s/1hq3RBwC

阿莫论坛20周年了!感谢大家的支持与爱护!!

一只鸟敢站在脆弱的枝条上歇脚,它依仗的不是枝条不会断,而是自己有翅膀,会飞。

出0入0汤圆

发表于 2014-11-3 12:36:19 | 显示全部楼层
LZ科普一下hotfix有些什么改进

出0入0汤圆

 楼主| 发表于 2014-11-3 12:40:00 | 显示全部楼层
myin4 发表于 2014-11-3 12:36
LZ科普一下hotfix有些什么改进

我转来的,改进了什么我也不知道,原来的分享者说改进了很多。。。。。。或者你到它的官网看看。。。。

出0入0汤圆

发表于 2014-11-3 12:46:14 | 显示全部楼层
还是用新的好

出0入0汤圆

发表于 2014-11-3 17:51:23 | 显示全部楼层
  1. DATE: 10-31-2014   HOTFIX VERSION: 038
  2. ===================================================================================================================================
  3. CCRID   PRODUCT        PRODUCTLEVEL2   TITLE
  4. ===================================================================================================================================
  5. 1103937 PCB_LIBRARIAN  VERIFICATION     con2con should not have any need for a graphical terminal
  6. 1107843 FSP            OTHER            Support for lrf and lmf in archived project
  7. 1123765 CAPTURE        GENERAL          .OLBlck file not deleted if library is closed in Capture
  8. 1169740 FSP            OTHER            Ability to import "Assigned Pin" column to connect Generic connector and FPGA.
  9. 1172641 FSP            FPGA_SUPPORT     Support for 5SGSMD5K2F40I2N device
  10. 1177760 CAPTURE        OTHER            IC pins cannot be cross probed from Capture to PCB Editor
  11. 1195672 ALLEGRO_EDITOR PLACEMENT        Place replicate update should update component value text
  12. 1206563 FSP            GUI              Spreadsheet import support for xc3s400afg400
  13. 1208169 FSP            FPGA_SUPPORT     New FPGA model request
  14. 1224428 ALLEGRO_EDITOR PLACEMENT        Get message "W-(SPMHGE-579): Unable to complete path to circuit for all selections" when updating place replicate circuit
  15. 1230064 ALLEGRO_EDITOR INTERACTIV       Place replicate is trying to match dimensions
  16. 1253986 CONCEPT_HDL    CORE             Not able to define Source when adding property to a selected group
  17. 1266615 ADW            SHOPINGCART      Error(SPDWUB-48) while placing the part from the shopping cart
  18. 1269658 ALLEGRO_EDITOR EDIT_ETCH        Ratsnest disappears near pin when routing
  19. 1270158 CONCEPT_HDL    CONSTRAINT_MGR   Orphan nets are visible in CM but not in DE-HDL
  20. 1275042 CONCEPT_HDL    COMP_BROWSER     Unit specifier 'HC' not found in UNITS environment while placing the part on schematic
  21. 1276269 ALLEGRO_EDITOR TESTPREP         On creating a fixture, a test point is generated but refs are not visible.
  22. 1278037 SIP_LAYOUT     ASSY_RULE_CHECK  DRC soldermask to finger check required for cases when the finger has no wire attached
  23. 1278475 ALLEGRO_EDITOR DATABASE         Import Logic changes VIA net names to GND
  24. 1279162 SIP_LAYOUT     DIE_ABSTRACT_IF  Add codesign die should default shrink/scribe settings from die abstract if abstract contains this information.
  25. 1282358 SIP_LAYOUT     OTHER            Why are IC/PKG symbols always mirrored when placed on a sip design?
  26. 1283439 CAPTURE        ANNOTATE         Inter Sheet Refs placed on top of Off Page Connector name
  27. 1284809 ALLEGRO_EDITOR INTERACTIV       Using the Fix icon in the toolbar will not apply the Fixed property to Groups
  28. 1286277 CAPTURE        SCHEMATICS       Capture crashes on adding Bezier curves
  29. 1286354 CONCEPT_HDL    CORE             The GENERATE_SCH_METADATA 'ON' directive causes significant DE-HDL performance degradation
  30. 1286617 CONCEPT_HDL    CORE             Generate View failure
  31. 1287020 CAPTURE        OTHER            Option to disable Autobackup
  32. 1287100 FSP            DESIGN_SETTINGS  FSP global edit of Capture library paths
  33. 1287877 CONCEPT_HDL    CHECKPLUS        Graphic check in CheckPlus hangs with sch_something view
  34. 1289056 ADW            OTHER            MKnet program to also read the alim.auto from ADW_CONF_ROOT
  35. 1289107 CONCEPT_HDL    CORE             Find with Schematic Selection fails after clicking Find All three times
  36. 1289175 CAPTURE        OPTIONS          Autobackup changes timestamp of each and every part in the library.
  37. 1289447 TDA            CORE             Undo Check-out removes new design data from local area
  38. 1289677 ALLEGRO_EDITOR SHAPE            Complex shape filling fails without DRC
  39. 1289755 ALLEGRO_EDITOR EDIT_ETCH        Timing Vision Display error
  40. 1289913 ALLEGRO_EDITOR EDIT_ETCH        Enhance the fanout function to speed up the layout design in Allegro PCB Editor.
  41. 1290136 ALLEGRO_EDITOR EDIT_ETCH        Unable to connect IC pin to ground
  42. 1290426 SIP_LAYOUT     LOGIC            Deleting a distributed codesign component from parts list does not remove the component information from the design database
  43. 1291888 ALLEGRO_EDITOR INTERACTIV       Property DYN_DELETED_ISLAND is not added on all the voids created by Delete Island command
  44. 1292206 ALLEGRO_EDITOR OTHER            Allow netname to be visible for pin/cline when viewed in Allegro PDF Publisher
  45. 1292234 APD            SHAPE            Shape does not Void around Clines and Vias due to some corruption
  46. 1292877 ALLEGRO_EDITOR DATABASE         DB doctor fixed void boundary but deleted all boundary without detail information.
  47. 1293041 ADW            COMPONENT_BROWSE Component Browser does not show results if you filter on the PPL and an additional column
  48. 1293188 ALLEGRO_EDITOR EDIT_ETCH        fanout function(via in pad) deleted the cline & thermal
  49. 1293626 CONCEPT_HDL    CORE             Delete Page command could not delete the dependency file (page2.csd).
  50. 1293710 ALLEGRO_EDITOR EDIT_ETCH        PCB Editor crashes during copy fanout
  51. 1294355 PSPICE         SIMULATOR        Function "ddt( )" behavior in DC sweep analysis
  52. 1295232 CAPTURE        SCHEMATIC_EDITOR Remove from group changes not reflected consistently in Part Manager
  53. 1295434 ALLEGRO_EDITOR INTERACTIV       Enable Pin Name to be imported into a .BRD and display this in the show info output as done in APD and SIP
  54. 1296583 ALLEGRO_EDITOR FSP_PINSWAP      Crash for FSP Auto Pinswap with PCB Editor
  55. 1297095 ADW            LRM              LRM replaces incorrect part in schematic.
  56. 1297685 F2B            DESIGNVARI       'Could not open xmodules.dat file' Error during 'Save'.
  57. 1297835 ALLEGRO_EDITOR INTERACTIV       DFA-Driven Interactive Placement not working correctly for components on bottom side
  58. 1297870 SIP_LAYOUT     ASSY_RULE_CHECK  Wire to Wire Optical short ADRC reports wrong DRC violation
  59. 1297994 ALLEGRO_EDITOR INTERACTIV       When moving a via and splitting the stack, the via moves off the design work surface.
  60. 1298129 ALLEGRO_EDITOR EDIT_ETCH        Auto Interactive Phase tuning should have option to Allow DRCs
  61. 1299050 ADW            PCBCACHE         Need a way to turn off all project ptf file backup files under flatlib
  62. 1299873 CONCEPT_HDL    CORE             DE-HDL window size and position is not saved on exit
  63. 1300101 ALLEGRO_EDITOR GRAPHICS         Inconsistency in symbol editor and PCB Editor while showing 3D view
  64. 1300557 ALLEGRO_EDITOR EDIT_ETCH        Move Component with "Slide Etch" or "Stretch Etch" removes DYN_CLEARANCE_OVERSIZE from clines
  65. 1300806 ALLEGRO_EDITOR GRAPHICS         Stroke command in 16.6 works differently as compared with earlier versions
  66. 1302103 CONCEPT_HDL    CONSTRAINT_MGR   DE-HDL CM startup time on large hierarchical is extremely large(6-8 min)
  67. 1302939 ALLEGRO_EDITOR PARTITION        Place replicate modules lost with design partition
  68. 1303078 CAPTURE        STABILITY        Capture crashes on View -- Status Bar with no design open
  69. 1303106 ALLEGRO_EDITOR SKILL            Creating shape with SKILL script does not work on SPB16.5 and SPB16.6.
  70. 1303442 ALLEGRO_EDITOR EDIT_ETCH        auto-interactive convert corner function crashes PCB Editor
  71. 1303921 ADW            COMPONENT_BROWSE Datasheets with spaces are not viewable in component browser
  72. 1304042 APD            LOGIC            ERROR(SPMHUT-43):netin command is not working for .mcm.
  73. 1304725 ALLEGRO_EDITOR INTERACTIV       Value 0 in Allegro Text Setup not valid anymore
  74. 1304734 ALLEGRO_EDITOR PADS_IN          PADS_IN does not follow the settings in the options file
  75. 1304882 CONCEPT_HDL    CORE             Hierarchy Viewer jumps up to the top on File Save
  76. 1305147 ALLEGRO_EDITOR MANUFACT         Auto silk result is unstable.
  77. 1306323 ALLEGRO_EDITOR INTERACTIV       Mirror command does not seem to work correctly.
  78. 1306468 ALLEGRO_EDITOR DATABASE         Dbdoctor Crash
  79. 1307277 SIP_LAYOUT     IMPORT_DATA      Wants BGA Text-In Wizard to maintain Pad layer set in the text file instead of defaulting to Bottom layer.
  80. 1307367 FSP            FPGA_SUPPORT     FSP user needs 5SGSMD5K3F40I3N/5SGSED6K3F40I3N in FPGA models.
  81. 1307478 ALLEGRO_EDITOR MENTOR           unable to do PADS Library translation.
  82. 1307626 ALLEGRO_EDITOR INTERACTIV       Pick window is different for command and from GUI
  83. 1307785 ASI_PI         GUI              Decap Configuration GUI does not update until you deselect then select GND
  84. 1308163 SIP_LAYOUT     ORBITIO_IF       Importing OrbitIO with multiple packages and XDA file into SIP layout results in incomplete data
  85. 1308289 SIP_LAYOUT     ORBITIO_IF       Import OrbitIO into existing SIP database fails. Testing an ECO type of design flow
  86. 1309315 CAPTURE        ANNOTATE         Incremental annotation is not giving correct refdes in case of attached complex hierarchical design
  87. 1310614 CONCEPT_HDL    CORE             Part Manager creates bogus directory on linux system
  88. 1311184 CAPTURE        NETLIST_ALLEGRO  Incorrect warning for DEVICE property value in netlisting.
  89. 1311719 ALLEGRO_EDITOR INTERACTIV       Allegro Component will not place on the canvas
  90. 1311757 CONCEPT_HDL    CORE             Cannot change a property from instance level to non-instance level
  91. 1311848 CONSTRAINT_MGR OTHER            PFE is adding a capacitor after creating PI CSet
  92. 1312553 CONCEPT_HDL    CORE             Customer could not add their net property after deleting it.
  93. 1313068 APD            DIE_ESCAPE       die escape gen: Cannot route from pad of Via Structure.
  94. 1313239 CONSTRAINT_MGR CONCEPT_HDL      Diff pair constraints disappear if xnet is created for them in Editor
  95. 1313850 ALLEGRO_EDITOR PLACEMENT        Place Replicate ignores fillet at pins
  96. 1314207 ALLEGRO_EDITOR OTHER            PCB Editor crash when rotating IPF data
  97. 1314467 ALLEGRO_EDITOR INTERACTIV       With high_speed option selected, PCB Editor crashes on move operation
  98. 1314921 ALLEGRO_EDITOR PLACEMENT        RATS are wrongly displayed.
  99. 1314973 CAPTURE        OTHER            Cannot cross-probe all pins from Capture
  100. 1316295 ALLEGRO_EDITOR OTHER            .brd extension is removed after running DB Doctor from PCB Editor Utilities.
  101. 1316757 ALLEGRO_EDITOR DRC_CONSTR       Spacing constraint error on negative layer
  102. 1316959 ALLEGRO_EDITOR PARTITION        Exported soft boundary partition2 symbol still cannot move out of partition boundary
  103. 1317157 SIP_LAYOUT     DIE_STACK_EDITOR After moving the Dies to different layers a Wirebond has changed the connection from the pin to a shape.
  104. 1317480 ALLEGRO_EDITOR SYMBOL           Allegro DB check "SPMHA1-247 Illegal mirror error"
  105. 1317614 ADW            COMPONENT_BROWSE Datasheet_Url is not opening the file browser correctly
  106. 1317876 APD            COLOR            APD crashes when executing Color Dialog for Nets
  107. 1320028 FSP            DE-HDL_SCHEMATIC Error (10002: Cannot find a ppt part that matches the instance properties
  108. 1320438 ALLEGRO_EDITOR GRAPHICS         Could not save DFA spreadsheet
  109. 1322600 CONCEPT_HDL    CONSTRAINT_MGR   Cannot extract xnet topology due to missing model even if the model is present
  110. 1323327 CONCEPT_HDL    CONSTRAINT_MGR   Deleting Ref Electrical CSet from Diff Pair removes it from a Matched Group in DE-HDL
  111. 1325230 CONCEPT_HDL    CORE             DE-HDL crashes once the design is loaded.
  112. 1325644 F2B            PACKAGERXL       CDS_LOCATION/$PN not deleted from property file(dcf) backannotation warnings
  113. 1325905 CONCEPT_HDL    CORE             Schematic page import causes re-sectioning of the pins.
  114. 1326163 SIP_LAYOUT     OTHER            SiP Layout - Void Adjacent Layer - Include option to ignore same net object when voiding
  115. 1326696 CONCEPT_HDL    CORE             Cannot get concepthdl -product to invoke with the high speed already available
  116. 1327367 CONCEPT_HDL    CORE             Crash when saving after adding block pin
  117. 1327569 ADW            LRM              LRM does not update the headers if the part number is also changed
  118. 1329271 ALLEGRO_EDITOR DRC_CONSTR       Multithreading DRC check is flagging a DRC on the TOP Layer for Route Keepout that has the property ?SHAPES_ALLOWED? ON.
  119. 1329587 CONCEPT_HDL    CORE             Using the GROUP command does NOT place all objects in the group back on grid
  120. 1330913 CONCEPT_HDL    COMP_BROWSER     Empty value in PTF file
  121. 1332728 SIG_INTEGRITY  OTHER            Signal model assignment form returning SYNTAX ERROR on Linux 5.0 5.7 and 5.9 with hotfix s036 and s037.

复制代码

出0入0汤圆

发表于 2014-11-3 17:52:23 | 显示全部楼层
改进修复挺多的

出0入0汤圆

发表于 2014-11-11 16:45:41 | 显示全部楼层
下载了,谢谢
回帖提示: 反政府言论将被立即封锁ID 在按“提交”前,请自问一下:我这样表达会给举报吗,会给自己惹麻烦吗? 另外:尽量不要使用Mark、顶等没有意义的回复。不得大量使用大字体和彩色字。【本论坛不允许直接上传手机拍摄图片,浪费大家下载带宽和论坛服务器空间,请压缩后(图片小于1兆)才上传。压缩方法可以在微信里面发给自己(不要勾选“原图),然后下载,就能得到压缩后的图片】。另外,手机版只能上传图片,要上传附件需要切换到电脑版(不需要使用电脑,手机上切换到电脑版就行,页面底部)。
您需要登录后才可以回帖 登录 | 注册

本版积分规则

手机版|Archiver|amobbs.com 阿莫电子技术论坛 ( 粤ICP备2022115958号, 版权所有:东莞阿莫电子贸易商行 创办于2004年 (公安交互式论坛备案:44190002001997 ) )

GMT+8, 2024-5-19 06:39

© Since 2004 www.amobbs.com, 原www.ourdev.cn, 原www.ouravr.com

快速回复 返回顶部 返回列表